Go to:
Logótipo
Comuta visibilidade da coluna esquerda
Você está em: Start > Publications > View > HDL Based FPGA Interface Library for Data Acquisition and Multipurpose Real Time Algorithms?
Publication

Publications

HDL Based FPGA Interface Library for Data Acquisition and Multipurpose Real Time Algorithms?

Title
HDL Based FPGA Interface Library for Data Acquisition and Multipurpose Real Time Algorithms?
Type
Article in International Scientific Journal
Year
2011
Authors
Fernandes, AM
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Pereira, RC
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Sousa, J
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. View Authenticus page Without ORCID
Batista, AJN
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. View Authenticus page Without ORCID
Combo, A
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Carvalho, BB
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. View Authenticus page Without ORCID
Correia, CMBA
(Author)
Other
View Personal Page You do not have permissions to view the institutional email. Search for Participant Publications View Authenticus page View ORCID page
Varandas, CAF
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. View Authenticus page Without ORCID
Journal
Vol. 58
Pages: 1526-1530
ISSN: 0018-9499
Publisher: IEEE
Other information
Authenticus ID: P-002-P6C
Abstract (EN): The inherent parallelism of the logic resources, the flexibility in its configuration and the performance at high processing frequencies makes the field programmable gate array (FPGA) the most suitable device to be used both for real time algorithm processing and data transfer in instrumentation modules. Moreover, the reconfigurability of these FPGA based modules enables exploiting different applications on the same module. When using a reconfigurable module for various applications, the availability of a common interface library for easier implementation of the algorithms on the FPGA leads to more efficient development. The FPGA configuration is usually specified in a hardware description language (HDL) or other higher level descriptive language. The critical paths, such as the management of internal hardware clocks that require deep knowledge of the module behavior shall be implemented in HDL to optimize the timing constraints. The common interface library should include these critical paths, freeing the application designer from hardware complexity and able to choose any of the available high-level abstraction languages for the algorithm implementation. With this purpose a modular Verilog code was developed for the Virtex 4 FPGA of the in-house Transient Recorder and Processor (TRP) hardware module, based on the Advanced Telecommunications Computing Architecture (ATCA), with eight channels sampling at up to 400 MSamples/s (MSPS). The TRP was designed to perform real time Pulse Height Analysis (PHA), Pulse Shape Discrimination (PSD) and Pile-Up Rejection (PUR) algorithms at a high count rate (few Mevent/s). A brief description of this modular code is presented and examples of its use as an interface with end user algorithms, including a PHA with PUR, are described.
Language: English
Type (Professor's evaluation): Scientific
No. of pages: 5
Documents
We could not find any documents associated to the publication.
Related Publications

Of the same authors

HDL based FPGA interface library for data acquisition and multipurpose real time algorithm processing (2010)
Article in International Conference Proceedings Book
Fernandes, AM; Pereira, RC; Sousa, J; Batista, AJN; Combo, A; Carvalho, BB; Correia, CMBA; Varandas, CAF

Of the same journal

Using APCS for Plasma Vertical Control at TCV (2011)
Article in International Scientific Journal
Cruz, N; Moret, JM; Coda, S; Paley, JI; Duval, BP; Rodrigues, AP; Piras, F; Felici, F; Correia, CMBA; Varandas, CAF
Upgrade of the data acquisition and control system of the ASDEX upgrade microwave reflectometer (2006)
Article in International Scientific Journal
Combo, A; Silva, A; Varela, P; Manso, M; Sousa, J; Correia, C; Varandas, CAF
The 32 bit timing unit of a real-time event-based control system for a nuclear fusion experiment (1998)
Article in International Scientific Journal
Sousa, J; Combo, A; Batista, A; Correia, C; Varandas, CAF; Trotman, D; Waterhouse, J
The optical coupling of analog signals (1996)
Article in International Scientific Journal
Simoes, JB; Silva, RMC; Morgado, AMLS; Correia, CM
RPC-PET: A new very high resolution PET technology (2006)
Article in International Scientific Journal
Blanco, A; Carolino, N; Correia, CMBA; Fazendeiro, L; Ferreira, NC; Marques, MFF; Marques, RF; Fonte, P; Gil, C; Macedo, MP

See all (21)

Recommend this page Top
Copyright 1996-2025 © Faculdade de Direito da Universidade do Porto  I Terms and Conditions  I Acessibility  I Index A-Z
Page created on: 2025-07-15 at 17:55:38 | Privacy Policy | Personal Data Protection Policy | Whistleblowing