Go to:
Logótipo
Comuta visibilidade da coluna esquerda
Você está em: Start > Publications > View > Real time fault injection using on chip debug infrastructures: a case study
Publication

Publications

Real time fault injection using on chip debug infrastructures: a case study

Title
Real time fault injection using on chip debug infrastructures: a case study
Type
Article in International Conference Proceedings Book
Year
2006
Authors
André Fidalgo
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Manuel Gericota
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Gustavo Alves
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
José Ferreira
(Author)
FEUP
Conference proceedings International
Pages: 1-7
21st Conference on Design of Circuits and Integrated Systems (DCIS 06)
Barcelona, Espanha, 22 a 24 de Novembro de 2006
Scientific classification
FOS: Engineering and technology > Electrical engineering, Electronic engineering, Information engineering
Other information
Abstract (EN): As electronic devices get smaller and more complex, dependability assurance is becoming fundamental for many mission critical computer based systems. This paper presents a case study on the possibility of using the on-chip debug infrastructures present in most current microprocessors to execute real time fault injection campaigns. The proposed methodology is based on a debugger customized for fault injection and consists of injecting bit-flip type faults on memory elements without modifying or halting the target application. Three different configurations are compared in terms of performance, area overhead and communication bus width. The basic debugger design is easily portable and applicable to different architectures, providing a flexible and efficient mechanism for verifying and validating fault tolerant components.
Language: English
Type (Professor's evaluation): Scientific
No. of pages: 7
License type: Click to view license CC BY-NC
Documents
File name Description Size
85.C_DCIS_2006_58736 Real Time Fault Injection Using On Chip Debug Infrastructures: A Case Study 312.91 KB
Related Publications

Of the same authors

Using NEXUS compliant debuggers for real time fault injection on microprocessors (2006)
Article in International Conference Proceedings Book
José Martins Ferreira; André Fidalgo; Manuel Gericota; Gustavo Alves
Recommend this page Top
Copyright 1996-2025 © Faculdade de Direito da Universidade do Porto  I Terms and Conditions  I Acessibility  I Index A-Z
Page created on: 2025-07-15 at 19:34:11 | Privacy Policy | Personal Data Protection Policy | Whistleblowing