Go to:
Logótipo
Comuta visibilidade da coluna esquerda
Você está em: Start > Publications > View > Macro-Based Hardware Compilation of Java(tm) Bytecodes into a Dynamic Reconfigurable Computing System
Publication

Publications

Macro-Based Hardware Compilation of Java(tm) Bytecodes into a Dynamic Reconfigurable Computing System

Title
Macro-Based Hardware Compilation of Java(tm) Bytecodes into a Dynamic Reconfigurable Computing System
Type
Article in International Conference Proceedings Book
Year
1999
Authors
Neto, HC
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. View Authenticus page Without ORCID
Conference proceedings International
Pages: 2-11
Proceedings of the 7th Annual IEEE Symposium on Field-Programmable Custom Computing Machines (FCMM 1999)
Napa Valley, CA, 21 April 1999 through 23 April 1999
Indexing
Other information
Authenticus ID: P-007-8WD
Abstract (EN): This paper presents a new approach to synthesize to reconfigurable hardware (HW) user-specified regions of a program, under the assumption of "virtual HW" support. The automation of this approach is supported by a compiler front-end and by an HW compiler under development. The front-end starts from the Java bytecodes and, therefore, supports any language that can be compiled to the JVM (Java Virtual Machine) model. It extracts from the bytecodes all the dependencies inside and between basic blocks. This information is stored in representation graphs more suitable to efficiently exploit the existent parallelism in the program than those typically used in high-level synthesis. From the intermediate representations the HW compiler exploits the temporal partitions at the behavior level, resolves memory access conflicts, and generates the VHDL descriptions at register-transfer level that will be mapped into the reconfigurable HW devices.
Language: English
Type (Professor's evaluation): Scientific
Documents
We could not find any documents associated to the publication.
Related Publications

Of the same authors

Data-driven regular reconfigurable arrays: Design space exploration and mapping (2005)
Article in International Scientific Journal
Ferreira, R; João M. P. Cardoso; Toledo, A; Neto, HC
An environment for exploring data-driven architectures (2004)
Article in International Scientific Journal
Ferreira, R; João M. P. Cardoso; Neto, HC
Towards an automatic path from JavaTM bytecodes to hardware through high-level synthesis (1998)
Article in International Conference Proceedings Book
João M. P. Cardoso; Neto, HC
Compilation increasing the scheduling scope for multi-memory-FPGA-based custom computing machines (2001)
Article in International Conference Proceedings Book
João M. P. Cardoso; Neto, HC
An enhanced static-list scheduling algorithm for temporal partitioning onto RPUs (2000)
Article in International Conference Proceedings Book
João M. P. Cardoso; Neto, HC
Recommend this page Top
Copyright 1996-2025 © Faculdade de Direito da Universidade do Porto  I Terms and Conditions  I Acessibility  I Index A-Z
Page created on: 2025-07-13 at 10:31:00 | Privacy Policy | Personal Data Protection Policy | Whistleblowing