Go to:
Logótipo
Comuta visibilidade da coluna esquerda
Você está em: Start > Publications > View > Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers
Publication

Publications

Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers

Title
Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers
Type
Article in International Conference Proceedings Book
Year
2018
Authors
Muhammad Ali Awan
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Pedro F. Souto
(Author)
FEUP
View Personal Page You do not have permissions to view the institutional email. Search for Participant Publications View Authenticus page Without ORCID
Konstantinos Bletsas
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Benny Akesson
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Eduardo Tovar
(Author)
Other
The person does not belong to the institution. The person does not belong to the institution. The person does not belong to the institution. Without AUTHENTICUS Without ORCID
Indexing
Other information
Authenticus ID: P-00N-ZQX
Resumo (PT):
Abstract (EN): In multicore architectures, there is potential for contention between cores when accessing shared resources, such as system memory. Such contention scenarios are challenging to accurately analyse, from a worst-case timing perspective. One way of making memory contention in multicores more amenable to timing analysis is the use of memory regulation mechanisms. It restricts the number of accesses performed by any given core over time by using periodically replenished percore budgets. Typically, this assumes that all cores access memory via a single shared memory controller. However, ever-increasing bandwidth requirements have brought about architectures with multiple memory controllers. These control accesses to different memory regions and are potentially shared among all cores. While this presents an opportunity to satisfy bandwidth requirements, existing analysis designed for a single memory controller are no longer safe. This work formulates a worst-case memory stall analysis for a memory-regulated multicore with two memory controllers. This stall analysis can be integrated into the schedulability analysis of systems under fixed-priority partitioned scheduling. Five heuristics for assigning tasks and memory budgets to cores in a stall-cognisant manner are also proposed. We experimentally quantify the cost in terms of extra stall for letting all cores benefit from the memory space offered by both controllers, and also evaluate the five heuristics for different system characteristics. © Muhammad Ali Awan, Pedro F. Souto, Konstantinos Bletsas, Benny Akesson, and Eduardo Tovar.
Language: English
Type (Professor's evaluation): Scientific
No. of pages: 22
Documents
We could not find any documents associated to the publication.
Related Publications

Of the same authors

Uneven memory regulation for scheduling IMA applications on multi-core platforms (2019)
Article in International Scientific Journal
Muhammad Ali Awan; Pedro F. Souto; Benny Akesson; Konstantinos Bletsas; Eduardo Tovar
Mixed-criticality scheduling with memory regulation (2016)
Article in International Conference Proceedings Book
Pedro Souto; Muhammad Ali Awan; Konstantinos Bletsas; Benny Akesson; Eduardo Tovar; Jibran Ali
Mixed-criticality scheduling with memory bandwidth regulation (2018)
Article in International Conference Proceedings Book
Muhammad Ali Awan; Pedro F. Souto; Konstantinos Bletsas; Benny Akesson; Eduardo Tovar
Mixed-criticality Scheduling with Dynamic Memory Bandwidth Regulation (2018)
Article in International Conference Proceedings Book
Muhammad Ali Awan; Konstantinos Bletsas; Pedro F. Souto; Benny Akesson; Eduardo Tovar
Memory Bandwidth Regulation for Multiframe Task Sets (2019)
Article in International Conference Proceedings Book
Pedro Souto; Muhammad Ali Awan; Konstantinos Bletsas; Benny Akesson; Eduardo Tovar

See all (6)

Recommend this page Top
Copyright 1996-2025 © Faculdade de Direito da Universidade do Porto  I Terms and Conditions  I Acessibility  I Index A-Z
Page created on: 2025-08-18 at 04:25:02 | Privacy Policy | Personal Data Protection Policy | Whistleblowing